TY - PAT
T1 - Ultra low power memory cell with a supply feedback loop configured for minimal leakage operation
AU - Teman, A.
AU - Pergament, L
AU - Cohen, O
AU - Fish, A
PY - 2014
Y1 - 2014
N2 - A memory cell with an internal supply feedback loop is provided herein. The memory cell includes a latch having two storage nodes Q and QB, and a supply node. A gating device couples the supply node of the latch to the supply voltage. The gating device is controlled by a feedback loop coming from storage node QB. Due to the aforementioned asymmetric topology, the writing of logic “1” and the writing of logic “0” are carried out differently. Contrary to standard SRAM cells, in the hold states, only the QB storage node presents a valid value of stored data. The feedback loop cuts off the supply voltage for the latch such that the latch is no longer an inverting latch. By cutting off the supply voltage at the stable hold states, while maintaining readability of the memory cell, leakage currents associated with the hold states are eliminated altogether.
AB - A memory cell with an internal supply feedback loop is provided herein. The memory cell includes a latch having two storage nodes Q and QB, and a supply node. A gating device couples the supply node of the latch to the supply voltage. The gating device is controlled by a feedback loop coming from storage node QB. Due to the aforementioned asymmetric topology, the writing of logic “1” and the writing of logic “0” are carried out differently. Contrary to standard SRAM cells, in the hold states, only the QB storage node presents a valid value of stored data. The feedback loop cuts off the supply voltage for the latch such that the latch is no longer an inverting latch. By cutting off the supply voltage at the stable hold states, while maintaining readability of the memory cell, leakage currents associated with the hold states are eliminated altogether.
UR - https://scholar.google.co.il/scholar?q=Ultra+low+power+memory+cell+with+a+supply+feedback+loop+con%EF%AC%81gured+for+minimal+leakage+operation&btnG=&hl=en&as_sdt=0%2C5
M3 - Patent
M1 - 8,773,895
PB - Washington, DC: U.S. Patent and Trademark Office
ER -