SEU hardening: Incorporating an extreme low power bitcell design (SHIELD)

A Pescovsky, O Chertkow, L Atias, A Fish

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

The pursuit of continuous scaling of electronic devices in the semiconductor industry has led to two unintended but significant outcomes: a rapid increase in susceptibility to radiation induced errors and an overall rise in power consumption. Operating under low voltage to reduce power only aggravates radiation related reliability issues. In this paper, a novel “SEU Hardening Incorporating Extreme Low Power Bitcell Design” (SHIELD) is proposed to attend these two major concerns simultaneously. The SHIELD bitcell tolerates upsets with charge deposits over 1 pC when operated at a scaled 700mV supply voltage utilizing a 65nm process. Simulations confirm its advantages in terms of leakage power, with more than twofold lower leakage currents than previous solutions.
Original languageAmerican English
Title of host publication2014 SOI-3D-Subthreshold Microelectronics Technology Unified Conference
PublisherIEEE
StatePublished - 2014

Bibliographical note

Place of conference:USA

Fingerprint

Dive into the research topics of 'SEU hardening: Incorporating an extreme low power bitcell design (SHIELD)'. Together they form a unique fingerprint.

Cite this