Multi-Net Optimization of VLSI Interconnect

Research output: Book/ReportBookpeer-review

4 Scopus citations

Abstract

This book covers layout design and layout migration methodologies for optimizing multi-net wire structures in advanced VLSI interconnects. Scaling-dependent models for interconnect power, interconnect delay and crosstalk noise are covered in depth, and several design optimization problems are addressed, such as minimization of interconnect power under delay constraints, or design for minimal delay in wire bundles within a given routing area. A handy reference or a guide for design methodologies and layout automation techniques, this book provides a foundation for physical design challenges of interconnect in advanced integrated circuits.

Original languageEnglish
PublisherSpringer Science+Business Media
Number of pages233
ISBN (Electronic)9781461408215
ISBN (Print)9781461408208
DOIs
StatePublished - 1 Jan 2014

Bibliographical note

Publisher Copyright:
© Springer Science+Business Media New York 2015.

Keywords

  • Embedded Systems
  • Interconnect optimization
  • Interconnect scalability
  • Interconnection networks
  • Multi-Net Optimization of VLSI Interconnect
  • Networks on Chip
  • On-chip interconnect
  • VLSI Interconnect

Fingerprint

Dive into the research topics of 'Multi-Net Optimization of VLSI Interconnect'. Together they form a unique fingerprint.

Cite this