Mixing drivers in clock-tree for power supply noise reduction

Yakov Kaplan, Shmuel Wimer

Research output: Contribution to journalArticlepeer-review

12 Scopus citations

Abstract

In today's process technologies, power supply noise may cause serious clock jitter and circuit malfunction. Noise occurs by the fast and simultaneous voltage switching. A primary contributor to the noise is the clock-tree and the underlying sequential circuits that switch simultaneously, thus causing high current peaks. This work proposes to spread the switching of the clock-tree drivers, while maintaining low skew at the sinks of the tree, where the clocked circuits are connected. Driver switching characterization has been used for fast computation of peak currents, delays and slopes, integrated in a two-phase algorithm. It first constructs the clock-tree in a top-down traversal, employing a mix of high threshold voltage (HVT) and weak low threshold voltage (LVT) clock-drivers. A bottom-up delay correction phase then takes place, aiming at clock skew minimization. The algorithm was implemented in 40 nanometers TSMC process technology, achieving 35% to 70% clock-tree peak current reduction, translated to similar reduction in power supply noise. The proposed method can easily be combined with other existing methods to further reduce the noise.

Original languageEnglish
Article number7097114
Pages (from-to)1382-1391
Number of pages10
JournalIEEE Transactions on Circuits and Systems I: Regular Papers
Volume62
Issue number5
DOIs
StatePublished - 1 May 2015

Bibliographical note

Publisher Copyright:
© 2015 IEEE.

Funding

FundersFunder number
Israel Science Foundation1678/13

    Keywords

    • Clock drivers
    • clock network
    • clock-tree
    • power supply noise

    Fingerprint

    Dive into the research topics of 'Mixing drivers in clock-tree for power supply noise reduction'. Together they form a unique fingerprint.

    Cite this