Skip to main navigation Skip to search Skip to main content

Investigation of on-chip PLL irregularities under stress conditions -case study

  • Yoav Weizman
  • , Yefim Fefer
  • , Sergey Safer
  • , Ezra Baruch

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Scopus citations

Abstract

In modern high performance VLSI design, On-chip Phase Locked Loop (PLL) performance degradation due to intensive core switching activities is becoming an influential factor. Under certain borderline conditions, the PLL may become unstable. The analysis herein describes PLL irregularities under marginal mode, frequency and voltage conditions combined with intensive core operations. After lengthy analysis that included step-by-step elimination of all noise sources, the cause of instability was explained by coupling between a voltage spike on core power supply line and the internal control signal of the voltage controlled oscillator of the PLL through the chip substrate. Solution to the problem was suggested by changing the PLL dynamic characteristics. Through this investigation we studied the noise cross-talk issue in mixed mode (analog and digital) systems and also the PLL dynamics under stress conditions, which demonstrates the complexity of PLL analysis in a System on the Chip environment.

Original languageEnglish
Title of host publication11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004
Pages591-594
Number of pages4
StatePublished - 2004
Externally publishedYes
Event11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004 - Tel Aviv, Israel
Duration: 13 Dec 200415 Dec 2004

Publication series

Name11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004

Conference

Conference11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004
Country/TerritoryIsrael
CityTel Aviv
Period13/12/0415/12/04

Fingerprint

Dive into the research topics of 'Investigation of on-chip PLL irregularities under stress conditions -case study'. Together they form a unique fingerprint.

Cite this