TY - GEN
T1 - Investigation of on-chip PLL irregularities under stress conditions -case study
AU - Weizman, Yoav
AU - Fefer, Yefim
AU - Safer, Sergey
AU - Baruch, Ezra
PY - 2004
Y1 - 2004
N2 - In modern high performance VLSI design, On-chip Phase Locked Loop (PLL) performance degradation due to intensive core switching activities is becoming an influential factor. Under certain borderline conditions, the PLL may become unstable. The analysis herein describes PLL irregularities under marginal mode, frequency and voltage conditions combined with intensive core operations. After lengthy analysis that included step-by-step elimination of all noise sources, the cause of instability was explained by coupling between a voltage spike on core power supply line and the internal control signal of the voltage controlled oscillator of the PLL through the chip substrate. Solution to the problem was suggested by changing the PLL dynamic characteristics. Through this investigation we studied the noise cross-talk issue in mixed mode (analog and digital) systems and also the PLL dynamics under stress conditions, which demonstrates the complexity of PLL analysis in a System on the Chip environment.
AB - In modern high performance VLSI design, On-chip Phase Locked Loop (PLL) performance degradation due to intensive core switching activities is becoming an influential factor. Under certain borderline conditions, the PLL may become unstable. The analysis herein describes PLL irregularities under marginal mode, frequency and voltage conditions combined with intensive core operations. After lengthy analysis that included step-by-step elimination of all noise sources, the cause of instability was explained by coupling between a voltage spike on core power supply line and the internal control signal of the voltage controlled oscillator of the PLL through the chip substrate. Solution to the problem was suggested by changing the PLL dynamic characteristics. Through this investigation we studied the noise cross-talk issue in mixed mode (analog and digital) systems and also the PLL dynamics under stress conditions, which demonstrates the complexity of PLL analysis in a System on the Chip environment.
UR - https://www.scopus.com/pages/publications/27644587494
M3 - ???researchoutput.researchoutputtypes.contributiontobookanthology.conference???
AN - SCOPUS:27644587494
SN - 0780387155
T3 - 11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004
SP - 591
EP - 594
BT - 11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004
T2 - 11th IEEE International Conference on Electronics, Circuits and Systems, ICECS 2004
Y2 - 13 December 2004 through 15 December 2004
ER -